CDCU877RHAT

Texas Instruments
595-CDCU877RHAT
CDCU877RHAT

Mfr.:

Description:
Clock Drivers & Distribution 1.8v PLL Clock Drive r A 595-CDCU877RHAR A 595-CDCU877RHAR

ECAD Model:
Download the free Library Loader to convert this file for your ECAD Tool. Learn more about the ECAD Model.

In Stock: 281

Stock:
281 Can Dispatch Immediately
Factory Lead Time:
6 Weeks Estimated factory production time for quantities greater than shown.
Minimum: 1   Multiples: 1
Unit Price:
$-.--
Ext. Price:
$-.--
Est. Tariff:
Packaging:
Full Reel (Order in multiples of 250)

Pricing (USD)

Qty. Unit Price
Ext. Price
Cut Tape / MouseReel™
$11.76 $11.76
$9.22 $92.20
$8.59 $214.75
$7.89 $789.00
Full Reel (Order in multiples of 250)
$7.56 $1,890.00
$7.26 $3,630.00
$7.15 $7,150.00
5,000 Quote
† A MouseReel™ fee of $7.00 will be added and calculated in your basket. All MouseReel™ orders are non-cancellable and non-returnable.

Product Attribute Attribute Value Select Attribute
Texas Instruments
Product Category: Clock Drivers & Distribution
RoHS:  
SSTL-18
400 MHz
SSTL-18
VQFN-40
1.7 V
1.9 V
CDCU877
- 40 C
+ 85 C
Reel
Cut Tape
MouseReel
Brand: Texas Instruments
Moisture Sensitive: Yes
Mounting Style: SMD/SMT
Operating Supply Current: 135 mA
Product: Clock Drivers
Product Type: Clock Drivers & Distribution
Factory Pack Quantity: 250
Subcategory: Clock & Timer ICs
Type: Phase-Locked-Loops (PLLs) and Oscillators
Unit Weight: 104 mg
Products found:
To show similar products, select at least one checkbox
Select at least one checkbox above to show similar products in this category.
Attributes selected: 0

This functionality requires JavaScript to be enabled.

CNHTS:
8542319090
CAHTS:
8542390000
USHTS:
8542390090
JPHTS:
8542390990
TARIC:
8542399000
MXHTS:
85423999
ECCN:
EAR99

CDCU877 Phase-Lock Loop Clock Driver

Texas Instruments CDCU877 Phase-Lock Loop Clock Driver is a high-performance, low-jitter, low-skew, zero-delay buffer. It distributes a differential clock input pair (CK, /CK) to 10 differential pairs of clock outputs (Yn, /Yn) and one differential pair of feedback clock outputs (FBOUT, /FBOUT). The clock outputs are controlled by the input clocks (CK, /CK), the feedback clocks (FBIN, /FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the clock outputs, except FBOUT, /FBOUT, are disabled while the internal PLL maintains its locked-in frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions as previously described. When OS and OE are both low, OE does not affect Y7, /Y7, as these are free-running. When AVDD is grounded, the PLL is turned off and bypassed for test purposes.