CDCUA877NMKR

Texas Instruments
595-CDCUA877NMKR
CDCUA877NMKR

Mfr.:

Description:
Clock Drivers & Distribution 1.8-V/1.9-V phase-lo ck loop clock drive A 595-CDCUA877NMKT

ECAD Model:
Download the free Library Loader to convert this file for your ECAD Tool. Learn more about the ECAD Model.

In Stock: 728

Stock:
728 Can Dispatch Immediately
Factory Lead Time:
6 Weeks Estimated factory production time for quantities greater than shown.
Quantities greater than 728 will be subject to minimum order requirements.
Minimum: 1   Multiples: 1
Unit Price:
$-.--
Ext. Price:
$-.--
Est. Tariff:
Packaging:
Full Reel (Order in multiples of 1000)

Pricing (USD)

Qty. Unit Price
Ext. Price
Cut Tape / MouseReel™
$9.58 $9.58
$7.46 $74.60
$6.93 $173.25
$6.35 $635.00
$6.07 $1,517.50
$5.91 $2,955.00
Full Reel (Order in multiples of 1000)
$5.26 $5,260.00
$5.25 $10,500.00
† A MouseReel™ fee of $7.00 will be added and calculated in your basket. All MouseReel™ orders are non-cancellable and non-returnable.

Alternative Packaging

Mfr. Part No.:
Packaging:
Reel, Cut Tape, MouseReel
Availability:
In Stock
Price:
$11.29
Min:
1

Similar Product

Texas Instruments CDCUA877NMKT
Texas Instruments
Clock Drivers & Distribution 1.8-V/1.9-V phase-lo ck loop clock drive A 595-CDCUA877NMKR

Product Attribute Attribute Value Select Attribute
Texas Instruments
Product Category: Clock Drivers & Distribution
RoHS:  
CDCUA877
Reel
Cut Tape
MouseReel
Brand: Texas Instruments
Moisture Sensitive: Yes
Product: Clock Drivers
Product Type: Clock Drivers & Distribution
Factory Pack Quantity: 1000
Subcategory: Clock & Timer ICs
Products found:
To show similar products, select at least one checkbox
Select at least one checkbox above to show similar products in this category.
Attributes selected: 0

This functionality requires JavaScript to be enabled.

USHTS:
8542310075
ECCN:
EAR99

CDCUA877 Phase-Lock Loop Clock Driver

Texas Instruments CDCUA877 Phase-Lock Loop Clock Driver is a high-performance, low-jitter, low-skew, zero-delay buffer. It distributes a differential clock input pair (CK, /CK) to 10 differential pairs of clock outputs (Yn, /Yn) and one differential pair of feedback clock outputs (FBOUT, /FBOUT). The clock outputs are controlled by the input clocks (CK, /CK), the feedback clocks (FBIN, /FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the clock outputs, except FBOUT, /FBOUT, are disabled while the internal PLL maintains its locked-in frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions as previously described. When OS and OE are both low, OE does not affect Y7, /Y7, as these are free-running. When AVDD is grounded, the PLL is turned off and bypassed for test purposes.