PI6CB33401 & PI6CB33402 PCIe Clock Buffers

Diodes Incorporated PI6CB33401 and PI6CB33402 4-Output PCIe Clock Buffers use a proprietary Phase-Locked Loop (PLL) design to achieve very low jitter. A low-jitter clock is an integrated circuit that produces a timing signal for use in synchronizing a system's operation. The jitter, or irregular time delay, meets Peripheral Component Interconnect Express Gen1/Gen2/Gen3/Gen4/Gen5 requirements. Other than PCIe 100MHz support, these devices also support Ethernet applications with 50MHz, 125MHz, and 133.33MHz via SMBus. On-chip termination can save 16 external resistors and make layout easier. The individual OE pin for each output provides easier power management.

Results: 2
Select Image Part # Mfr. Description Datasheet Availability Pricing (USD) Filter the results in the table by unit price based on your quantity. Qty. RoHS ECAD Model Number of Outputs Max Output Freq Propagation Delay - Max Output Type Package/Case Input Type Maximum Input Frequency Supply Voltage - Min Supply Voltage - Max Minimum Operating Temperature Maximum Operating Temperature
Diodes Incorporated Clock Buffer Clock Buffer 1,780In Stock
Min.: 1
Mult.: 1
Reel: 2,500

4 Output 133.33 MHz 3 ns CMOS, HCSL TQFN-32 CMOS, HCSL 200 MHz 3.135 V 3.465 V - 40 C + 85 C
Diodes Incorporated Clock Buffer Clock Buffer 2,702In Stock
Min.: 1
Mult.: 1
Reel: 2,500

4 Output 133.33 MHz 3 ns CMOS, HCSL TQFN-32 CMOS, HCSL 200 MHz 3.135 V 3.465 V - 40 C + 85 C